# Compro

# Peripheral Component Interconnect - Reflective Memory System (PCI-RMS)

#### **Features**

- DMA Engines
- Error Detection and Recovery
- 1.0625 Gigabits Per Second Fiber Channel
- Onboard/Offboard Memory with Spinlock Support
- PC, Workstation, Server, and Enterprise Class
  System Use

### **Benefits**

- Affordable and Easy to Install
- Simple Programming Model
- High Performance Real-Time Clusters
- Windows XP®, NT4®, Linux®, Solaris®, and HP® Tru64 Compatible

#### **PCI-RMS Hardware**

PCI-based Reflective Memory (PCI-RMS) is a high-performance multiprocessor distributed memory system that sets a new standard in the reflective memory family of technologies. It is the latest innovation from Compro in high-speed deterministic system connectivity and continues in the tradition of reflective memory and memory channel interconnects.

PCI-RMS is the basis for creating an industrial strength real-time cluster with hundreds of nodes in a single ring. The cluster can be configured using many different microprocessor families, motherboards, and operating systems to form a truly open heterogeneous environment.

PCI-RMS is an affordable solution to your data distribution needs. Compro supplies the product with a shielded twisted-pair copper cable media of the highest quality. The PCI-RMS design enables you to pick a platform to fit your project needs with quality,

performance, and affordable choices. It is what you expect from the company that invented reflective memory.



#### **Fiber Channel Connection**

High performance and low latency are the hallmark of PCI-RMS. Using Compro's master/master ring topology, up to 254 point-to-point flow-controlled segments can be configured to form a ring up to 7.8 km long (100 feet between nodes, up to 254 nodes).

The advantage of using this modified fiber channel-2-layer approach is it enables a simultaneous transfer of data from every node to traverse the entire ring (multipoint-to-multipoint). Imagine, 254 nodes able to broadcast and receive at a given instance in time without tokens or data collisions in less than 300 microseconds.

The fiber channel shielded twisted-pair cable provides the highest data transfer capability of up to 1 Gigabit per second with the lowest cost per connection.





## **Memory Features**

PCI-RMS memory operation and options are extremely flexible so you can make use of the onboard spinlock, PCI, and DMA memory features simultaneously.

The circuit board is configured with 8 MB of physical SRAM memory. Up to 256 MB of system memory on the node CPU can be addressed and used in conjunction with the circuit board SRAM memory. The onboard SRAM can be used as hardware-assisted spinlock reflective memory, providing registered return receipt data transfers for added message delivery assurance.

PCI-RMS features low data latency of less than 5 microseconds, broken out as follows:

- 2 μsec for PCI memory to link
- 1 μsec per node
- 2 μsec for link to PCI memory

The reflective memory design has two DMA engines with which you can configure the logic circuit to function in memory channel mode and relieve the CPU of cycle-stealing tasks such as moving blocks of memory-resident data. The two onboard DMA engines can move blocks of data at industry-leading speeds with less than 20 µsec start-up latency.

If forwarding across multiple nodes is required, an average only of 1  $\mu$ sec latency per node is incurred.

This permits data to be written to all the nodes on the link before it is written to the source node's memory.

In this manner, you can broadcast data sets to nodes in the cluster (point-to-multipoint) and create a deterministic I/O mechanism.

# **Error Detection and Recovery**

In addition to the high performance and flexibility of the PCI-RMS, Compro has included features to assure your real-time cluster is manageable and your data is reliable. The PCI-RMS has an extensive set of error detection and software recovery techniques for enhanced data integrity. These include Cyclic Redundancy Checks (CRC) on serial data frames, bus and parity error reporting, visual status indicators, and software-accessible status registers.

# **Serial Link Error Handling**

For reliability of data communication between connected reflective memory nodes, a hardware interrupt can be generated to report serial link errors when the serial link fails or a data transfer error is encountered.

# **DMA Complete and Mailbox Interrupts**

Mailbox interrupts are used to asynchronously notify a node upon the arrival of data at the node. Nodes also can be asynchronously notified by a DMA complete interrupt upon the completion of a local DMA transfer.

#### **About Us**

Compro is an international supplier to the flight simulator, data acquisition, and transportation and energy markets and to original equipment manufacturers and integrators (such as Boeing, Lockheed, Thales, EADS, etc.) who serve those markets.

Compro develops legacy interfaces and integrates COTS hardware and software that are demanded by today's most challenging real-time environments. Compro's products are involved in open systems, integration for data acquisition, legacy migration, and flight simulation solutions.

105 East Drive, Melbourne, Florida 32904 P: (321) 727-2211, F: (321)727-7009